

## سخنراني علمي

## Multiple Network-on-Chip as A Power Efficient Chip Communication Infrastructure

محمد بهارلو پژوهشگر پساد کترا در پژوهشگاه دانشهای بنیادی (IPM)

Abstract

Applying power gating on network-on-chip (NoC) as an effective static power-aware technique could lead to a significant reduction in on-chip network performance. Since the NoC performance has a considerable impact on the overall chip performance, providing a tradeoff between chip power and its performance is crucial. To this end, applying power gating in multiple network-on-chip (multi-NoC) instead of traditional NoC is a promising solution. However, in multi-NoC, waking-up a chain of routers in a switched-off sub-network (subnet) incurs performance penalty. By providing an opportunity to change the subnet of packets in multi-NoC architecture it can be avoided that packets encounter switched-off routers which improves the efficiency of power gating technique.

## Biography -

Mohammad Baharloo is a Postdoc fellow at the Institute for Research in Fundamental Sciences (IPM). He received his Ph.D. degree in computer engineering from University of Tehran. His research interests include chip-scale wireless communications, performance modeling/evaluation of network-on-chip, high-performance and low-power multi/many-core processors, and hardware accelerators for machine learning.

زمان: چهارشنبه ۱۳۹۹/۱۲/۲۰ – ساعت ۱۵

ارائه به صورت مجازی انجام خواهد شد.

https://conf.ipm.ir/b/lot-0ed-uys-360

\*\*\* شرکت برای عموم علاقه مندان آزاد است \*\*\*